# Test Plan Document for DUT (FIFO-based OR Gate Design)

#### 1. Design Under Test

The DUT includes 3 FIFOs (a\_ff, b\_ff, y\_ff). It accepts input data through write operations to a\_ff, b\_ff ORs the first elements of both, and writes the result into y ff.

### 2. Testbench Components

ComponentDescriptionDriverStimulates the DUT with write/read commands and input data.MonitorObserves DUT outputs and sends them to the Scoreboard.CheckerCompares expected and actual output from y\_ff.Scoreboardchecks whether the DUT behaves correctly by comparing expected from the monitor results with actual results from the DUTEnvironmentInstantiates and connects all components.

**Testcases** Specific scenarios to validate correctness of DUT.

#### 3. Testcases

| ID  | Test Description        | Inputs             |
|-----|-------------------------|--------------------|
| TC1 | Simple OR Test          | a = 0, b = 1 y = 1 |
| TC2 | Both Inputs 0           | a = 0, b = 0 y = 0 |
| TC3 | Both Inputs 1           | a = 1, b = 1 y = 1 |
| TC4 | FIFO full               |                    |
| TC5 | FIFO empty              |                    |
| TC6 | Multiple write and read |                    |

#### 4. Corner Cases

- Writing when a\_ff or b\_ff is full.
- Reading from empty y ff.
- Checking when no data is written at all.
- Rapid alternating write/read on same cycle.
- Invalid address.

#### **5.** Functional Coverage

| Coverage Bin Name | Condition             |
|-------------------|-----------------------|
| write_a_ff        | Write occurs to a_ff  |
| write_b_ff        | Write occurs to b_ff  |
| read_y_ff         | Read occurs from y_ff |
| or_result_o       | Output of $OR = 0$    |
| or_result_1       | Output of $OR = 1$    |
| both_inputs_1     | a = 1, b = 1          |
| both_inputs_o     | a = 0, b = 0          |

## 6. Cross Coverage

| Cross Bin         | Description                                      |
|-------------------|--------------------------------------------------|
| a_input × b_input | Check all 2×2 input combinations: 00, 01, 10, 11 |
| write_addr x data | Check data combinations at write addr 4 and 5    |

## 7. Directory Structure

```
— bsv

— mem_if.bsv

— hdl
```

```
FIFO1.v

FIFO2.v

Gelayed_dut.v

Gut.v

Gut_wrapper.v

tests/

Griver_monitor.py

Gut_test.py

Gut_test.py

Gut_env.py

Makefile
```

# 8. Design



# 9. Testbench

